

# FSDM311

# Green Mode Fairchild Power Switch (FPS<sup>TM</sup>)

### **Features**

- · Internal Avalanche Rugged Sense FET
- Precision Fixed Operating Frequency (67KHz)
- Consumes Under 0.2W at 265VAC & No Load with Advanced Burst-Mode Operation
- · Internal Start-up Circuit
- · Pulse-by-Pulse Current Limiting
- Over Voltage Protection (OVP)
- Over Load Protection (OLP)
- Internal Thermal Shutdown Function (TSD)
- · Auto-Restart Mode
- Under Voltage Lockout (UVLO) with Hysteresis
- · Built-in Soft Start
- · Secondary Side Regulation

## **Applications**

- Charger & Adapter for Mobile Phone, PDA & MP3
- · Auxiliary Power for White Goods, PC, C-TV & Monitor

## **Related Application Notes**

 AN-4137, 4141, 4147(Flyback) / AN-4134(Forward) / AN-4138(Charger)

## **Description**

The FSDM311 consists of an integrated Pulse Width Modulator (PWM) and Sense FET, and is specifically designed for high performance off-line Switch Mode Power Supplies (SMPS) with minimal external components. This device is an integrated high voltage power switching regulator which combines an VDMOS Sense FET with a voltage mode PWM control block. The integrated PWM controller features include: a fixed oscillator, Under Voltage Lock Out (UVLO) protection, Leading Edge Blanking (LEB), an optimized gate turn-on/turn-off driver, Thermal Shut Down (TSD) protection and temperature compensated precision current sources for loop compensation and fault protection circuitry. When compared to a discrete MOSFET and controller or RCC switching converter solution, the FSDM311 device reduces total component count, design size, weight while increasing efficiency, productivity and system reliability. This device provides a basic platform that is well suited for the design of cost-effective flyback converters.

| OUTPUT POWER TABLE |                           |           |  |  |  |
|--------------------|---------------------------|-----------|--|--|--|
| PRODUCT            | Open Frame <sup>(1)</sup> |           |  |  |  |
| PRODUCT            | 230VAC±15% <sup>(2)</sup> | 85-265VAC |  |  |  |
| FSDM311            | 13W                       | 8W        |  |  |  |
| FSDM311L           | 13W                       | 8W        |  |  |  |

#### Notes:

- Maximum practical continuous power in an open frame design with sufficient drain pattern as a heat sinker, at 50°C ambient
- 2. 230 VAC or 100/115 VAC with doubler.

## **Typical Circuit**



Figure 1. Typical Flyback Application

# **Internal Block Diagram**



Figure 2. Functional Block Diagram of FSDM311

# **Pin Definitions**

| Pin Number | Pin Name | Pin Function Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1          | GND      | Sense FET source terminal on primary side and internal control ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 2          | Vcc      | Positive supply voltage input. Although connected to an auxiliary transformer winding, current is supplied from pin 5 (Vstr) via an internal switch during startup (see Internal Block Diagram section). It is not until Vcc reaches the UVLO upper threshold (9V) that the internal start-up switch opens and device power is supplied via the auxiliary transformer winding.                                                                                                                                                                                                                      |  |  |
| 3          | Vfb      | The feedback voltage pin is the inverting input to the PWM comparator with its normal input level lies between 0.5V and 2.5V. It has a 0.4mA current source connected internally while a capacitor and optocoupler are typically connected externally. A feedback voltage of 4.5V triggers over load protection (OLP). There is a time delay while charging external capacitor Cfb from 3V to 4.5V using an internal 5uA current source. This time delay prevents false triggering under transient conditions, but still allows the protection mechanism to operate under true overload conditions. |  |  |
| 5          | Vstr     | This pin connects directly to the rectified AC line voltage source. At start up the internal switch supplies internal bias and charges an external storage capacitor placed between the Vcc pin and ground. Once the Vcc reaches 9V, the internal switch is opened.                                                                                                                                                                                                                                                                                                                                 |  |  |
| 6, 7, 8    | Drain    | The drain pins are designed to connect directly to the primary lead of the transformer and are capable of switching a maximum of 650V. Minimizing the length of the trace connecting these pins to the transformer will decrease leakage inductance.                                                                                                                                                                                                                                                                                                                                                |  |  |

# **Pin Configuration**



Figure 3. Pin Configuration (Top View)

## **Absolute Maximum Ratings**

(Ta=25°C, unless otherwise specified)

| Characteristic                                | Symbol | Value              | Unit |  |
|-----------------------------------------------|--------|--------------------|------|--|
| Drain Pin Voltage                             | VDRAIN | 650                | V    |  |
| Vstr Pin Voltage                              | Vstr   | 650                | V    |  |
| Drain-Gate Voltage                            | VDG    | 650                | V    |  |
| Gate-Source Voltage                           | Vgs    | ± 20               | V    |  |
| Drain Current Pulsed <sup>(1)</sup>           | IDM    | 1.5                | A    |  |
| Continuous Drain Current (Tc=25°C)            | ID     | 0.5                | A    |  |
| Continuous Drain Current (Tc=100°C)           | ID     | 0.32               | A    |  |
| Single Pulsed Avalanche Energy <sup>(2)</sup> | EAS    | 10                 | mJ   |  |
| Supply Voltage                                | Vcc    | 20                 | V    |  |
| Feedback Voltage Range                        | VFB    | -0.3 to VSTOP      | V    |  |
| Total Power Dissipation                       | PD     | 1.40               | W    |  |
| Operating Junction Temperature                | TJ     | Internally limited | °C   |  |
| Operating Ambient Temperature                 | TA     | -25 to +85         | °C   |  |
| Storage Temperature                           | TSTG   | -55 to +150        | °C   |  |

### Note:

- 1. Repetitive rating: Pulse width is limited by maximum junction temperature
- 2. L = 24mH, starting Tj = 25°C

## **Thermal Impedance**

(Ta=25°C, unless otherwise specified)

| Parameter                                  | Symbol | Value | Unit |  |
|--------------------------------------------|--------|-------|------|--|
| 8DIP                                       |        |       |      |  |
| Junction-to-Ambient Thermal <sup>(1)</sup> | θЈА    | 88.84 | °C/W |  |
| Junction-to-Case Thermal <sup>(2)</sup>    | θις    | 13.94 | °C/W |  |

### Note:

- Free standing with no heatsink; Without copper clad.
   / Measurement Condition : Just before junction temperature T<sub>J</sub> enters into OTP.
- 2. Measured on the DRAIN pin close to plastic interface.
- all items are tested with the standards JESD 51-2 and 51-10 (DIP).

### **Electrical Characteristics**

(Ta = 25°C unless otherwise specified)

| Parameter                                                       | Symbol              | Condition                                                         | Min.  | Тур. | Max.  | Unit  |
|-----------------------------------------------------------------|---------------------|-------------------------------------------------------------------|-------|------|-------|-------|
| SENSE FET SECTION                                               | <u> </u>            | L                                                                 | ı     | ı    |       |       |
| Zana Cata Valtana Duain Cumant                                  | Inno                | V <sub>DS</sub> =650V, V <sub>GS</sub> =0V                        | -     | -    | 25    | μА    |
| Zero-Gate-Voltage Drain Current                                 | IDSS                | V <sub>DS</sub> =520V, V <sub>GS</sub> =0V, T <sub>C</sub> =125°C | -     | -    | 200   |       |
| Drain-Source On-State Resistance <sup>(1)</sup>                 | RDS(ON)             | V <sub>G</sub> S=10V, I <sub>D</sub> =0.5A                        | -     | 14   | 19    | Ω     |
| Forward Trans-Conductance                                       | gfs .               | VDS=50V, ID=0.5A                                                  | 1.0   | 1.3  | -     | S     |
| Input Capacitance                                               | Ciss                |                                                                   | -     | 162  | -     |       |
| Output Capacitance                                              | Coss                | VGS=0V, VDS=25V,<br>f=1MHz                                        | -     | 18   | -     | pF    |
| Reverse Transfer Capacitance                                    | CRSS                | . I – IIVIMZ                                                      | -     | 3.8  | -     |       |
| Turn-On Delay Time                                              | t <sub>d(on)</sub>  |                                                                   | -     | 9.5  | -     |       |
| Rise Time                                                       | tr                  | \\ 005\\                                                          | -     | 19   | -     |       |
| Turn-Off Delay Time                                             | t <sub>d(off)</sub> | V <sub>DS</sub> =325V, I <sub>D</sub> =1.0A                       | -     | 33   | -     | ns    |
| Fall Time                                                       | tf                  |                                                                   | -     | 42   | -     |       |
| Total Gate Charge                                               | Qg                  |                                                                   | -     | 7.0  | -     |       |
| Gate-Source Charge                                              | Qgs                 | VGS=10V, ID=1.0A,<br>VDS=325V                                     | -     | 3.1  | -     | nC    |
| Gate-Drain (Miller) Charge                                      | Q <sub>gd</sub>     | VDS-323V                                                          | -     | 0.4  | -     |       |
| CONTROL SECTION                                                 |                     |                                                                   | I     |      | 1     |       |
| Switching Frequency                                             | fosc                |                                                                   | 61    | 67   | 73    | KHz   |
| Switching Frequency Variation <sup>(2)</sup>                    | Δfosc               | -25°C ≤ Ta ≤ 85°C                                                 | -     | ±5   | ±10   | %     |
| Maximum Duty Cycle                                              | DMAX                |                                                                   | 60    | 67   | 74    | %     |
| LIVII O Throubold Valtage                                       | VSTART              | V <sub>FB</sub> =GND                                              | 8     | 9    | 10    | V     |
| UVLO Threshold Voltage                                          | VSTOP               | V <sub>FB</sub> =GND                                              | 6     | 7    | 8     | V     |
| Feedback Source Current                                         | IFB                 | 0V ≤ V <sub>FB</sub> ≤ 3V                                         | 0.35  | 0.40 | 0.45  | mA    |
| Internal Soft Start Time                                        | ts/s                |                                                                   | 10    | 15   | 20    | ms    |
| Reference Voltage <sup>(3)</sup>                                | VREF                |                                                                   | 4.2   | 4.5  | 4.8   | V     |
| Reference Voltage Varaiation with Temperature <sup>(2)(3)</sup> | ΔVREF/ΔT            | -25°C ≤ Ta ≤ 85°C                                                 | -     | 0.3  | 0.6   | mV/°C |
| BURST MODE SECTION                                              |                     |                                                                   | ı     |      |       | I     |
|                                                                 | VBURH               | T:-050C                                                           | 0.6   | 0.7  | 0.8   | V     |
| Burst Mode Voltage                                              | VBURL               | Tj=25°C                                                           | 0.45  | 0.55 | 0.65  | V     |
|                                                                 | VBUR(HYS)           | Hysteresis                                                        | -     | 150  | -     | mV    |
| PROTECTION SECTION                                              | <u> </u>            |                                                                   | ı     |      |       | I     |
| Peak Current Limit                                              | ILIM                |                                                                   | 0.475 | 0.55 | 0.625 | Α     |
| Thermal Shutdown Temperature <sup>(3)</sup>                     | TSD                 |                                                                   | 125   | 145  | -     | °C    |
| Shutdown Feedback Voltage                                       | VsD                 |                                                                   | 4.0   | 4.5  | 5.0   | V     |
| Over Voltage Protection                                         | Vovp                |                                                                   | 20    | -    | -     | V     |
| Shutdown Delay Current                                          | IDELAY              | 3V ≤ VFB ≤ VSD                                                    | 4     | 5    | 6     | μА    |
| TOTAL DEVICE SECTION                                            |                     | •                                                                 |       |      | 1     | •     |
| Operating Supply Current (control part only)                    | IOP                 | Vcc ≤ 16V                                                         | -     | 1.5  | 3.0   | mA    |
| Start-Up Charging Current                                       | ICH                 | VCC=0V, VSTR=50V                                                  | 450   | 550  | 650   | μΑ    |

### Note:

- 1. Pulse test: Pulse width  $\leq$  300us, duty  $\leq$  2%
- 2. These parameters, although guaranteed, are tested in EDS (wafer test) process
- 3. These parameters, although guaranteed, are not 100% tested in production

# Comparison Between FSDH0165 and FSDM311

| Function                     | FSDH0165       | FSDM311                   | FSDM311 Advantages                                                                                                                                                                                                                                                          |
|------------------------------|----------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Soft-Start                   | not applicable | 15ms                      | <ul> <li>Gradually increasing current limit<br/>during soft-start further reduces peak<br/>current and voltage stresses</li> <li>Eliminates external components used<br/>for soft-start in most applications</li> <li>Reduces or eliminates output<br/>overshoot</li> </ul> |
| Burst Mode Operation         | not applicable | Built into controller     | <ul> <li>Improves light load efficiency</li> <li>Reduces power consumption at no-load</li> <li>Transformer audible noise reduction</li> </ul>                                                                                                                               |
| Drain Creepage at<br>Package | 1.02mm         | 3.56mm DIP<br>3.56mm LSOP | Greater immunity to arcing provoked<br>by dust, debris and other contami-<br>nants                                                                                                                                                                                          |

# **Typical Performance Characteristics (Control Part)**

(These characteristic graphs are normalized at Ta = 25°C)





Reference Voltage (VREF) vs. Ta

Operating Supply Current (IOP) vs. Ta





Start Threshold Voltage (VSTART) vs. Ta

Stop Threshold Voltage (VSTOP) vs. Ta





Operating Frequency (Fosc) vs. Ta

Maximum Duty Cycle (DMAX) vs. Ta

# **Typical Performance Characteristics** (Continued)





Peak Current Limit (ILIM) vs. Ta

Feedback Source Current (IFB) vs. Ta





Shutdown Delay Current (IDELAY) vs. Ta

Shutdown Feedback Voltage (VSD) vs. Ta



Over Voltage Protection (VOVP) vs. Ta

## **Functional Description**

1. Startup: At startup, the internal high voltage current source supplies the internal bias and charges the external Vcc capacitor as shown in Figure 4. In the case of the FSDM311, when Vcc reaches 9V the device starts switching and the internal high voltage current source is disabled. The device is in normal operation provided that Vcc does not drop below 7V. After startup the bias is supplied from the auxiliary transformer winding.



Figure 4. Internal Startup Circuit

Calculating the Vcc capacitor is an important step to design with the FSDM311. At initial start-up in the FSDM311, the maximum value of start operating current ISTART is about 100uA, which supplies current to UVLO and Vref Blocks. The charging current IVcc of the Vcc capacitor is equal to Istr - 100uA. After Vcc reaches the UVLO start voltage only the bias winding supplies Vcc current to device. When the bias winding voltage is not sufficient, the Vcc level decreases to the UVLO stop voltage. At this time Vcc oscillates. In order to prevent this oscillation it is recommended that the Vcc capacitor be chosen to have the value between 10uF and 47uF.



Figure 5. Charging Vcc Capacitor through Vstr

2. Feedback Control: The FSDM311 is the voltage mode controlled device as shown in Figure 6. Usually, an optocoupler and KA431 type voltage reference are used to implement the feedback network. The feedback voltage is compared with an internally generated sawtooth waveform. This directly controls the duty cycle. When the KA431 reference pin voltage exceeds the internal reference voltage of 2.5V, the optocoupler LED current increases, the feedback voltage Vfb is pulled down and it reduces the duty cycle. This will happen when the input voltage increases or the output load decreases.



Figure 6. PWM and Feedback Circuit

- **3. Leading Edge Blanking (LEB)**: At the instant the internal Sense FET is turned on, the primary side capacitance and secondary side rectifier diode reverse recovery typically cause a high current spike through the Sense FET. Excessive voltage across the Rsense resistor leads to incorrect feedback operation in the current mode PWM control. To counter this effect, the FPS employs a leading edge blanking (LEB) circuit. This circuit inhibits the PWM comparator for a short time (tLEB) after the Sense FET is turned on.
- 4. Protection Circuit: The FSDM311 has several protective functions such as over load protection (OLP), over voltage protection (OVP), under voltage lock out (UVLO) and thermal shutdown (TSD). Because these protection circuits are fully integrated inside the IC without external components, the reliability is improved without increasing cost. Once a fault condition occurs, switching is terminated and the Sense FET remains off. This causes Vcc to fall. When Vcc reaches the UVLO stop voltage VSTOP (7V), the protection is reset and the internal high voltage current source charges the Vcc capacitor via the Vstr pin. When Vcc reaches the UVLO start voltage VSTART (9V), the device resumes its normal operation. In this manner, the auto-restart can alternately enable and disable the switching of the power Sense FET until the fault condition is eliminated.



Figure 7. Protection Block

**4.1 Over Load Protection (OLP):** Overload is defined as the load current exceeding a pre-set level due to an unexpected event. In this situation, the protection circuit should be activated in order to protect the SMPS. However, even when the SMPS is operating normally, the over load protection (OLP) circuit can be activated during the load transition. In order to avoid this undesired operation, the OLP circuit is designed to be activated after a specified time to determine whether it is a transient situation or an overload situation. In conjunction with the Ipk current limit pin (if used) the current mode feedback path would limit the current in the Sense FET when the maximum PWM duty cycle is attained. If the output consumes more than this maximum power, the output voltage (Vo) decreases below its rating voltage. This reduces the current through the opto-coupler LED, which also reduces the opto-coupler transistor current, thus increasing the feedback voltage (VFB). If VFB exceeds 3V, the feedback input diode is blocked and the 5uA current source (IDELAY) starts to charge Cfb slowly up to Vcc. In this condition, V<sub>FB</sub> increases until it reaches 4.5V, when the switching operation is terminated as shown in Figure 8. The shutdown delay time is the time required to charge Cfb from 3V to 4.5V with 5uA current source.



Figure 8. Over Load Protection (OLP)

**4.2 Thermal Shutdown (TSD):** The Sense FET and the control IC are integrated, making it easier for the control IC to detect the temperature of the Sense FET. When the temperature exceeds approximately 145°C, thermal shutdown is activated.

5. Soft Start: The FPS has an internal soft start circuit that slowly increases the feedback voltage together with the Sense FET current after it starts up. The typical soft start time is 15msec, as shown in Figure 9, where progressive increments of the Sense FET current are allowed during the start-up phase. The pulse width to the power switching device is progressively increased to establish the correct working conditions for transformers, inductors, and capacitors. The voltage on the output capacitors is progressively increased with the intention of smoothly establishing the required output voltage. It also helps to prevent transformer saturation and reduce the stress on the secondary diode.



Figure 9. Internal Soft Start

**6. Burst operation :** In order to minimize the power dissipation in standby mode, the FSDM311 enters burst mode operation. As the load decreases, the feedback voltage decreases. The device automatically enters burst mode when the feedback voltage drops below V<sub>BURL</sub>(0.55V). At this point switching stops and the output voltages start to drop. This causes the feedback voltage to rise. Once is passes V<sub>BURH</sub>(0.70V) switching starts again. The feedback voltage falls and the process repeats. Burst mode operation alternately enables and disables switching of the power MOSFET to reduce the switching loss in the standby mode.



Figure 10. Burst Operation Function

### **Application Tips**

### 1. Methods of Reducing Audible Noise

Switching mode power converters have electronic and magnetic components, which generate audible noises when the operating frequency is in the range of 20~20,000 Hz. Even though they operate above 20 kHz, they can make noise depending on the load condition. Designers can employ several methods to reduce these noises. Here are three of these methods:

#### Glue or Varnish

The most common method involves using glue or varnish to tighten magnetic components. The motion of core, bobbin and coil and the chattering or magnetostriction of core can cause the transformer to produce audible noise. The use of rigid glue and varnish helps reduce the transformer noise. But, it also can crack the core. This is because sudden changes in the ambient temperature cause the core and the glue to expand or shrink in a different ratio according to the temperature.

### **Ceramic Capacitor**

Using a film capacitor instead of a ceramic capacitor as a snubber capacitor is another noise reduction solution. Some dielectric materials show a piezoelectric effect depending on the electric field intensity. Hence, a snubber capacitor becomes one of the most significant sources of audible noise. It is considerable to use a zener clamp circuit instead of an RCD snubber for higher efficiency as well as lower audible noise.

### **Adjusting Sound Frequency**

Moving the fundamental frequency of noise out of 2~4 kHz range is the third method. Generally, humans are more sensitive to noise in the range of 2~4 kHz. When the fundamental frequency of noise is located in this range, one perceives the noise as louder although the noise intensity level is identical. Refer to Figure 11. Equal Loudness Curves.

When FPS acts in Burst mode and the Burst operation is suspected to be a source of noise, this method may be helpful. If the frequency of Burst mode operation lies in the range of 2~4 kHz, adjusting feedback loop can shift the Burst operation frequency. In order to reduce the Burst operation frequency, increase a feedback gain capacitor (CF), opto-coupler supply resistor (RD) and feedback capacitor (CB) and decrease a feedback gain resistor (RF) as shown in Figure 12. Typical Feedback Network of FPS.



Figure 11. Equal Loudness Curves



Figure 12. Typical Feedback Network of FPS

#### 2. Other Reference Materials

**AN-4134**: Design Guidelines for Off-line Forward Converters Using Fairchild Power Switch (FPS<sup>TM</sup>)

AN-4137: Design Guidelines for Off-line Flyback Converters Using Fairchild Power Switch (FPS)

**AN-4138**: Design Considerations for Battery Charger Using Green Mode Fairchild Power Switch (FPS<sup>TM</sup>)

**AN-4140**: Transformer Design Consideration for Off-line Flyback Converters using Fairchild Power Switch (FPS<sup>TM</sup>)

**AN-4141**: Troubleshooting and Design Tips for Fairchild Power Switch (FPS<sup>TM</sup>) Flyback Applications

AN-4147: Design Guidelines for RCD Snubber of Flyback

**AN-4148**: Audible Noise Reduction Techniques for FPS Applications

# **Package Dimensions**

# 8DIP







NOTES: UNLESS OTHERWISE SPECIFIED
A) THIS PACKAGE CONFORMS TO
JEDEC MS-001 VARIATION BA
B) ALL DIMENSIONS ARE IN MILLIMETERS.
C) DIMENSIONS ARE EXCLUSIVE OF BURRS,
MOLD FLASH, AND TIE BAR EXTRUSIONS.
D) DIMENSIONS AND TOLERANCES PER
ASME Y14.5M-1994

MKT-N08FrevB

## Package Dimensions (Continued)

# **8LSOP**







- NOTES: UNLESS OTHERWISE SPECIFIED

  A) THIS PACKAGE DOESNOT CONFORM TO ANY CURRENT PACKAGE STANDARD

  B) ALL DIMENSIONS ARE IN MILLIMETERS.

  C) DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS.

  D) DIMENSIONS AND TOLERANCES PER ASME Y14.5M—1994

# **Ordering Information**

| Product Number | Package | Marking Code | BVDSS | fosc  | RDS(ON) |
|----------------|---------|--------------|-------|-------|---------|
| FSDM311        | 8DIP    | DM311        | 650V  | 67KHz | 14Ω     |
| FSDM311L       | 8LSOP   | DM311        | 650V  | 67KHz | 14Ω     |

### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com